# A Combined DC-Filter and Optimized Modulation to Absorb DC-Link Oscillations of Cascaded H-Bridge Converters 

M. Tavakoli Bina ${ }^{1}$, B. Eskandari ${ }^{2}$<br>${ }^{1}$ Associate Professor, Faculty of Electrical Engineering, K. N. Toosi University of Technology, tavakoli@kntu.ac.ir<br>${ }^{2}$ M.Sc. Student, Electrical Engineering, Faculty of Electrical Engineering, K. N. Toosi University of Technology, b_eskandari@kntu.ac.ir


#### Abstract

Cascaded H-bridge converters may well be used for applications requiring higher voltages, without needing series connection of semiconductor switches. Two problems are necessary to be addressed; first, the AC voltages of the sub-modules of the cascaded converter which are unequal due to the deployed modulation technique, thus introducing different fundamental components and harmonic contents. Second, is the DC-links of sub-modules that are subjected to low-frequency oscillations when operating under three-phase unbalance condition and/or singlephase active power exchange. This paper begins with the first problem, suggesting a generalized swapping technique for a cascaded H-bridge converter. This is applied to the SPWM and the optimal PWM, while the optimal PWM is suggested to be subjected to a complementary constraint. A fivelevel H-bridge cascaded converter is developed to implement the suggested modulations. Practical results confirm that AC voltages of the sub-modules are equalized. Furthermore, three various external DC active filter circuits are presented to tackle the second problem, including the independent DC source, the auxiliary S-bridge and the buck-boost design. These circuits are simulated, and their performances are compared. Moreover, the buck-boost design is implemented, and applied to the DC output of a single-phase full-bridge rectifier. Then, three control strategies are further tested on the buck-boost compensating circuit. Experimental results show that the effective value of the DC ripples is considerably lowered down in comparison with the original DC oscillation.


Keywords: Cascaded converter, DC-link oscillation, balanced AC voltages, optimal-PWM, SPWM.
كلمات كليدى: مبدل كاسكاد، نوسانات سمت DC ، متعادلسازى خروجى هاى PWM ،AC بهينه، SPWM

## Nomenclatures:

$N$ : total number of H-bridges
$K$ : number of switching instants
$\alpha_{i j}$ :the $j$ th switching instant of the $i$ th H-bridge converter

$$
\begin{aligned}
& \text { چحكيده: مبدلهاى چند سطحى كاسكاد در كاربر دهايى كه ولتارٌ بالا نياز است مورد توجه قرار گرفته اند. در حاليكه اين امر از سرى كردن }
\end{aligned}
$$

$$
\begin{aligned}
& \text { در خروجى هريك از مبدلهاى سرى شده كه ميتواند در اثر مدولاسيون بكار گرفته شده بوجود آيند. دوم، مساله تعادل ولتازّهاى لينك }
\end{aligned}
$$

$$
\begin{aligned}
& \text { بهمراه سه روش كترلى يششنهاد و يياده سازى شده است كه نتايج عملى مويد كاهش چشمعير رييل سمت DC نسبت به نوسانات اوليه آن } \\
& \text { مى ياشد. }
\end{aligned}
$$

$V_{a-n}$ : the $n$th harmonic component
$d$ : practical duration between two consecutive switching instants
$V_{d c}$ : the DC voltage of the compensating H-bridge converter
$t_{\text {on }}:$ the on-time duration of each switch
$V_{f}$ : oscillations on top of the DC-link
$C_{f 1}$ and $C_{f 2}$ : DC-link active filter capacitances
$C$ : DC-link capacitance
$\Delta V$ : hysteresis-like positive band
$L$ : AC-side commutation inductance
$V_{L}:$ the voltage drop on the inductance $L$
$i_{L}$ : current through the inductance $L$

## 1- Introduction

Multilevel converters can potentially overcome the practical impediments associated with the series connection of semiconductor switches to increase the system voltage [1]-[4]. Figure 1(a) shows a five-level cascaded H-bridge converter with which the harmonic performance is expected to be improved, while the supply voltage is distributed across the sub-modules. However, two problems should be considered. First, the applied voltage can be distributed unevenly across the H -bridge converters depending on the applied modulation technique. Second, the AC voltages of the sub-module may also add different harmonic contents, both in magnitude and phase. Since the series current is identical for all converters, sub-modules could be subjected to different power levels. Thus, it is also expected to observe unbalance of the DC-link voltages as well as oscillation on each DC-link voltage.

Second, each H-bridge sub-module exchanges instantaneous active power with the electrical network and thereby leading to DC-link voltage oscillations. (Note that the average absorbed active power by the converters in a power system period could be still as low as the power losses of the converters.) This exchanged power will highly affect the DC-link voltage of an H -bridge converter, causing low frequency oscillations (e.g. $100 / 120 \mathrm{~Hz}$ oscillations for synchronous frequency $50 / 60 \mathrm{~Hz}$ like that shown in Fig. 1(c)). The bigger the exchanged power within the sub-module, the larger will be the observed oscillations on top of the DC-link voltage [5]-[6].

Conventional PWM techniques have been introduced in related literatures. These techniques are simple to implement, while the two raised problems will, more or less, persist in the H-bridge sub-
modules. Since harmonic magnitudes of the H-bridge converters may vary, different oscillating components with different magnitudes can be added to the DC-link voltages. Some other techniques objectively eliminate certain harmonics. E.g., an optimized pulse width modulation technique (OPWM) is presented in [7] wherein the modulation is capable of eliminating any given number of harmonics. The problem, however, is that some optimized switch-on or switch-off durations might be very short. In practice, the switching frequency of power semiconductor switches is limited. Hence, implementation of the resulting optimized modulation cannot be fully achieved.

This paper begins with sinusoidal PWM (SPWM) and the OPWM techniques for cascaded H-bridge converters in order to address the first problem of uneven AC voltage distribution. One suggestion is introduced to improve the conventional SPWM for five-level cascaded H-bridge converters. This will make AC voltages of the two sub-modules similar, while the DC-link oscillations are still there. A fivelevel cascaded H-bridge converter is implemented to verify above suggestion. Furthermore, the constraints of the OPWM are so improved that the switching durations can actually be programmed. Then, the improved OPWM is also verified by the five-level converter, and practical results are compared with those of the improved SPWM. To deal with the DClink oscillations, three different DC-filters are proposed to be connected across the DC-link capacitor, including the independent DC source, auxiliary S-bridge converter and the buck-boost compensating converter. The suggested methods are then examined and simulated by MATLAB to assess their performances and their suitability for the cascaded H-bridge converters. Among these converters, the buck-boost design is implemented, and applied to a single-phase full-bridge rectifier in which the DC oscillations are strongly imposed by the DC source. Practical results confirm that this latter proposal introduces marked improvement in lowering effective values of the DC-link oscillations.

## 2- Generalized switching pulse transition

Consider the cascaded five-level converter in Fig. 1(a) which is modulated through a conventional SPWM. MATLAB simulations are so arranged that four triangular carriers of 2100 Hz (twice as the number of H -bridges) are compared with a sinusoidal reference $(50 \mathrm{~Hz})$. Resultant comparisons lead to the output waveforms shown by Fig. 1(b) including two AC voltages of the H -bridges together with the total


Figure 1: (a) Cascaded five-level H-bridge converter, (b) AC voltages of the two H -bridges along with the total AC voltages resulting from the SPWM switching technique, (c)unbalance and low-frequency oscillations of the DC-link voltages, and (d)-
(f) Fourier analysis of the three AC voltages introduced by (c).
cascaded voltage. Fourier analysis of these waveforms is introduced in Figs. 1(d)-(f). The analysis shows that the first H -bridge introduces a fundamental component of 1.215 P.U., the second $\mathrm{H}-$ bridge 0.755 P.U., and the total cascaded voltage 1.972 P.U. This clearly implies that the first H-bridge has a bigger modulation index, and higher duty ratios in comparison with the second converter. Since the series current is identical for both converters, the DC-link voltage of the first H-bridge is different from the second one. Hence, the first H-bridge converter introduces larger oscillations compared to the second one and this is due to their different power levels. Simulations shown by Figs. 1 confirm the presence of the two stated problems (uneven AC voltage distribution and DC-link oscillation).

### 2.1 Switching pulse transposition (SPT)

The conventional SPWM not only produces unequal fundamentals, but it also produces different harmonic levels for the two H -bridges. One suggestion for symmetrical operation of the submodules could be a regular transposition of the switching pulses that are generated by the conventional SPWM. In practice, the SPT should be performed within every synchronous period such that a DC component will not appear on the AC voltage of a sub-module. For instance, when the switching pulses of the two sub-modules (generated by the conventional SPWM) are swapped over every half of a synchronous period, simulations show nonzero DC values on AC voltages of both H -bridge converters.


Figure 2: Experimental arrangement for balancing the capacitor voltages using the improved SPWM and the OPWM techniques.

As the number of H -bridges increases, application of the SPT among the sub-modules needs to be regulated.


Figure 3: (a)-(d) Application of the conventional SPWM by the AVR: (a) AC voltages of the two sub-modules, (b) total AC voltage of the cascaded converter, (c)-(d) Fourier analysis of the waveforms introduced by (a), and (e)-(h) when the improved SPWM is applied by the microcontroller: (e) AC voltages of the sub-modules along with the total AC voltage of the cascaded converter, (f)-(h) Fourier analysis of the waveforms introduced by (e).

To propose a rule for objective SPT technique, huge number of simulations has been arranged starting from two H -bridges up to six sub-modules. Table I lists resultant SPT angles that improves both fundamentals and harmonic contents of all sub-

Figure 4 illustrates how 30 SPT occur during a half-cycle among five H-modules $\left(\mathrm{H}_{1} \sim \mathrm{H}_{5}\right)$. Every SPWM outcome is applied first to $\mathrm{H}_{1}$ during $\left[0^{\circ}, 6^{\circ}\right]$, the second is transmitted to $\mathrm{H}_{2}$ during [ $6^{\circ}, 12^{\circ}$ ], third to $\mathrm{H}_{3}$ during [ $12^{\circ}, 18^{\circ}$ ], fourth to $\mathrm{H}_{4}$ during [ $18^{\circ}$,


Figure 4: Illustration of the SPT suggested procedure for a cascaded H -bridge converter that includes five sub-modules.
modules nearly equally. According to these recorded results, the number of swapping of the switching pulses within every half-cycle equals to six times of that of the number of the sub-modules (e.g. 12 SPT for two sub-modules and 30 SPT for five submodules). The only exception is that of the two submodule in which the swapping can also take place every quarter of a synchronous period in addition to the suggested general rule (transposition of the SPWM outcome every $15^{\circ}$ ). Simulations confirm that the harmonic behavior of both sub-modules are quite similar, in particular, both fundamentals and low order harmonics become identical.
$24^{\circ}$ ] and fifth to $\mathrm{H}_{5}$ during $\left[24^{\circ}, 30^{\circ}\right]$. Then, this procedure is repeated six times until the half cycle is completed. It is noticeable that various repeating procedures may be deployed for the six SPT amongst the sub-modules. Nevertheless, the best solution is achieved when the repeating procedure always starts from the first sub-module down to the last one as is shown in Fig. 4.

### 2.2 Experimental validation

A five-level cascaded H-bridge converter, shown by Fig. 1(a), is implemented to examine the equalization of the AC voltages of the sub-modules. Figures 2(a)-(b) show the power circuit together with
the microcontroller and switching driver circuits. Sixteen switches (MOSFET 2N06L05) are used in all, eight for each sub-module, where every two parallel switches make one pack. The IC number TLP250 is used for switching drive circuits that transmit the switching pulse train produced by the AVR microcontroller. The microcontroller consists of two ATMEGA8-16PU units. A 15 Amp fast fuse is used to protect the device. Two 12 V batteries supply the DC-link voltage, and a 1200 VA transformer is optionally available to be connected either to 220 V loads or to a possible grid connection (synchronization techniques have to be applied).

TABLE I: THE SUGGESTED PST FOR THE SPWM IN ORDER TO MAKE FUNDAMENTALS AND HARMONIC CONTENTS NEARLY THE SAME.

| Number <br> of <br> cascaded <br> H- <br> bridges | Duration of <br> one <br> transposition <br> in Degrees | Number of <br> repeating of <br> transpositions <br> during each <br> half-cycle | Total number <br> of <br> transpositions <br> each half cycle |
| :---: | :---: | :---: | :---: |
| 2 | $15^{\circ}$ | 6 | 12 |
| 3 | $10^{\circ}$ | 6 | 18 |
| 4 | $7.5^{\circ}$ | 6 | 24 |
| 5 | $6^{\circ}$ | 6 | 30 |
| 6 | $5^{\circ}$ | 6 | 36 |

Both the conventional SPWM and the suggested complementary improvement to the conventional SPWM have been programmed using the AVR microcontroller, and applied to the cascaded fivelevel converter. Four triangular carrier frequencies are all 2100 Hz . Experimental results are shown in Figs. 3(a)-(d) for the conventional SPWM, and Figs. 3(e)-(h) for the improved SPWM. Figures 3(a) and 3(e) demonstrate the AC voltages of the two submodules, and Figs. 3(b) and 3(f) show the total AC voltage of the five-level cascaded converter. To find out the effect of switching pulse swapping in every quarter, Fourier analysis of the two modulating programs are compared. Figures 3(c)-(d) zoom in the fundamentals as well as the low order harmonics of the two H -bridge AC voltages for the conventional SPWM. While the difference between the fundamentals is about 4 dB (their ratio is about 1.58 like the simulations of Fig. 1), the harmonics also show different magnitudes. Considering the improved SPWM, Figs. 3(g)-(h) verify that both fundamentals are nearly identical, and the harmonic behavior of sub-modules are quite similar. It should be noted that low-frequency oscillations of the DClinks still remain as an issue for both conventional

SPWM and the improved one. This is even worse in the case of the improved SPWM compared to the conventional SPWM simulated by Fig. 1(c).

## 3- Simulation Results

Conventional multilevel SPWM schemes produce uneven fundamental voltages for the H -bridge submodules [14]-[18]. As an alternate technique, optimized algorithms are introduced in [6]-[10], to eliminate certain harmonic components by seeking the best switching instants. Assume $N \mathrm{H}$-bridge converters are cascaded wherein every sub-module's AC voltage has both half-wave and quarter-wave symmetry. Then, determination of switching instants during each quarter-period is enough to recognize the whole period, and the Fourier series include only odd sinusoidal terms $(\sin (n \omega t))$. Hence, general description of the $n$th harmonic voltage using the Fourier series for $N$ cascaded H -bridges and $K$ switching instants within each quarter-wave is calculated as below:

$$
\begin{equation*}
V_{a-n}=\frac{4}{n \pi} \sum_{i=1}^{N} \sum_{j=1}^{K}(-1)^{k+1} \cos \left(n \alpha_{i j}\right) \tag{1}
\end{equation*}
$$

Where the angle $\alpha_{i j}$ is the $j$ th switching instant of the $i$ th H -bridge converter, and $V_{a-n}$ is the $n$th harmonic component of the total cascaded converter voltage. It is shown in [7] that harmonics up to the order ( $2 N K-1$ ) should be eliminated for $N$ submodules and $K$ switching instants. An optimization problem can now be arranged having an objective function that minimizes the remaining odd harmonics starting from the third up to ( $2 N K-1$ ). This is also subjected to several constraints. One necessary condition has to be satisfied by all submodules AC voltages on having identical fundamental magnitudes equal to $\frac{\left|V_{a-1}\right|}{N}$. This constraint introduces $N$ equations, each having $K$ unknown switching instants. Also, obvious conditions have to be set on $K$ ascending angles $\alpha_{i j}$ for each sub-module within the period of $\left[0, \frac{\pi}{2}\right]$. In practice, a certain value should be considered between every two consecutive switching instants (d) to guarantee proper switching transitions. Thus, the third group of limitations is proposed here (added in (2)) in which the pulse widths are bigger than a certain value $d$ (e.g. $10 \mu \mathrm{~s}$ ) for implementation purposes. Choosing this value depends on the switch
technical specifications, including the turn-on and turn-off durations that affect the switching frequency. The combinatorial optimization problem

Table II lists a typical lookup table containing the obtained optimal switching instants for $N=2$ and $K=21$ according to the stated procedure when


Figure 5: Application of the complementary optimal switching modulation by the AVR: (a) AC voltages of the two submodules, (b) total AC voltage of the cascaded converter, (c)-(d) Fourier analysis of the waveforms introduced by (a).

(a)
(b)

Figure 6: Oscillations of the DC-links of the two H-bridges, (a) the improved SPWM, and (b) the complementary optimal switching modulation.
can be formed as below:
Minimize $\sum_{\substack{n=3 \\(n \text { is odd })}}^{2 N K-1} V_{a-n}^{2}$

3.1 Implementation of the complementary optimal modulation

The complementary optimal modulation of (2) can be solved using genetic algorithm. Since different initial conditions lead to different local minimums, ninety different initial conditions within [ $\left.0^{\circ}, 90^{\circ}\right]$ are applied to the optimization problem. Solutions are sorted according to their resultant THD \%. The solution with the lowest THD \% is selected and stored in a lookup table by the microcontroller. This process is repeated for various fundamental magnitudes, which eventually provides all the needed lookup tables for the microcontroller.
$d=10 \mu \mathrm{~s}$ and $\left|V_{a-1}\right|=36 \mathrm{~dB}$ (about 63 V ). Switching angles, related to other three quarters of the waveform, can simply be generated according to the assumed quarter-wave and half-wave symmetry for the waveform.

TABLE II: THE COMPLEMENTARY OPTIMAL SOLUTION LISTING THE SWITCHING INSTANTS OF THE FIRST QUARTER OF THE WAVEFORM THAT IS STORED AS A LOOKUP TABLE.

| Submodule Number | Optimized switching instants in the first quarterperiod (angles in degrees) |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 12 | 13 | 15 | 17 | 25 | 27 | 28 | 30 | 31 | 32 |
| Cont. 1 | 36 | 41 | 43 | 45 | 46 | 48 | 50 | 58 | 59 | 64 |
| 2 | 8 | 9 | 19 | 21 | 22 | 25 | 28 | 29 | 31 | 36 |
| Cont. 2 | 40 | 45 | 46 | 52 | 53 | 55 | 56 | 61 | 62 | 76 |

The microcontroller is then uploaded with all the obtained optimal solutions, and the modulation program is applied to the five-level cascaded H bridge converter. Figure 4 shows the implementation outcomes. Both AC voltages of the two H -bridges are shown in Fig. 4(a), and the total cascaded voltage in Fig. 4(b). Comparing the fundamentals of the two sub-modules, it can be seen that they are slightly
different ( 29.8 dB and 30.14 dB ). Hence, the switching pulses are swapped every quarter-period, and applied to the sub-modules. Figures 4(c) and 4(d) illustrate the Fourier analysis of the two AC voltages of the sub-modules, showing identical fundamentals for them with similar low-order harmonic behaviours.
Practical results indicate that both the complementary optimal switching modulation and the improved SPWM are capable of distributing identical fundamental AC voltages on the two submodules. However, the complementary optimal modulation with quarter-period swapping provides better AC voltage distribution and harmonic behaviour compared to the improved SPWM. But, both methods are still unable to attenuate the DClinks oscillation sufficiently as shown by simulations in Figs. 5(a)-(b). While the steady state peak-to-peak oscillation magnitude is below 16 V for the improved SPWM in Fig. 5(a), it is less than 7 V for the complementary optimal modulation in Fig. 5(b).

## 4- Suppression of DC-link oscillations

Connection of various DC passive/active filtering circuits across the DC capacitor is discussed in [11]. Predominant frequency of these oscillations is related to the second harmonic when the power system operates at $50 / 60 \mathrm{~Hz}$. Other higher harmonic orders can also be present if the applied voltage includes any components in addition to the synchronous frequency. Typical uncompensated DClink oscillations are shown in Figs. 5(a)-(b) when the improved SPWM and the OPWM modulation techniques are used, respectively. A PI controller is used to control the phase angle of the H-bridges output voltages such that the average DC-voltage remains fixed at 150 V .

One approach to filter out the low-frequency oscillations of the DC-links may be a passive LCfilter tuned at $100 / 120 \mathrm{~Hz}$. This would effectively reduce oscillations. Nevertheless, the disadvantages of the passive LC-filters are their high cost, big parameters and size. Hence, the following subsections suggest and examine new designs that make use of active filters to damp the oscillations effectively.
4.1 Independent DC source (IDC): Proposition 1

The proposition of Fig. 6(a) uses the idea of passive LC-filter to absorb the oscillations in which the inductance of the passive filter is replaced by the primary winding of a transformer. The secondary of
the transformer is connected to a low-power lowvoltage H -bridge converter through a passive lowpass LCL-filter. The suggested design provides much more satisfactory attenuation of DC-link oscillations compared to the passive LC-filter. Thus, the control and operation of this proposal will be examined in detail.
First, the oscillations of DC-link voltage $\left(V_{f}\right)$ is extracted by subtracting the average value from the exact value of the DC-link voltage. Using the zeroorder hold ( ZOH ) function of SIMULINK, the sampled signals (rated at 10 kHz ) are converted to continuous signals. Then, the volt-second balance law is applied to each switching period $(100 \mu S)$ to find the duty ratio of each switch as follows:

$$
\begin{equation*}
V_{d c} \times t_{o n}=V_{f} \times 100(\mu s) \tag{3}
\end{equation*}
$$

Where $V_{d c}$ is the DC voltage of the compensating H -bridge converter, and $t_{o n}$ is the on-time duration of each switch. Computing $t_{o n}$ of the switches, they are applied to the compensating H -bridge converter. The whole design is simulated with MATLAB, where the transformer has a turn ratio slightly bigger than one. Figure 6(c) shows the compensated DC-link oscillations, which is largely attenuated down to about 2.5 V peak-to-peaks (or $1.67 \%$ ).

It is noticeable that the compensating elements including the DC source, transformer, low-pass filter and switches operate under low-voltage low-power conditions. But in practice, according to (3) the lower the magnitudes of oscillations $\left(V_{f}\right)$, the lower the duty ratios of switches will be. This implies a limit on reduction of magnitudes of oscillations as a drawback of the method. To remedy this, the voltage $V_{d c}$ can be decreased when the oscillations are needed to be attenuated significantly. This also will add extra-cost to the converter for developing regulated controllable $V_{d c}$.
4.2 Auxiliary S-bridge compensation (ASC): proposition 2

This proposal uses two identical capacitors ( $C_{f t}$ and $C_{f 2}$ ) along with three switches for each DC-link like that which it is illustrated in Fig. 6(b). Capacitances $C_{f 1}$ and $C_{f 2}$ have identical average DC voltages equal to three quarters of the DC-link voltage of capacitor $C$. Three switches are operated in a way that when the DC-link voltage is increased beyond a positive band $(\Delta V)$, the two vertical switches are turned on and the horizontal switch turns off. This puts both capacitances $C_{f 1}$ and $C_{f 2}$ in parallel, absorbing charging currents through the inductance $L$ from $C$ by the following slope:

$$
\begin{equation*}
\frac{d i_{L}}{d t}=\frac{V_{L}}{L}=\frac{V_{D C}-\frac{3}{4} V_{D C}}{L}=\frac{V_{D C}}{4 L} \tag{4}
\end{equation*}
$$


other drawbacks are the design costs, large size and occupying space. Hence, another suggestion is raised in which a buck-boost circuit is responsible for transferring energy between the DC-link

Figure 7: (a)-(b) Circuit diagrams of the IDC and the ASC, respectively, and (c)-(d) simulations illustrating the effect of applying the IDC and the ASC to the DC-link oscillations.

Where $V_{L}$ is the voltage drop on inductance $L$ and $i_{L}$ is the absorbed current. This relatively big slope forces the main DC-link voltage to come down more rapidly. Similarly, when the DC-link voltage is dropped below a negative band $(-\triangle V)$, the two vertical switches are turned off and the horizontal switch turns on. The two capacitors $C_{f 1}$ and $C_{f 2}$ operate in series, injecting current to the DC-link capacitor $C$ through the inductance $L$ as follows:

$$
\begin{equation*}
\frac{d i_{L}}{d t}=\frac{V_{L}}{L}=\frac{V_{D C}-\frac{6}{4} V_{D C}}{L}=-\frac{V_{D C}}{2 L} \tag{5}
\end{equation*}
$$

Here the negative slope reverses the current from $C_{f 1}$ and $C_{f 2}$ to charge the DC-link capacitor $C$. Simulations show that peak-to-peak magnitude of the oscillations is smaller than 1 V (or $0.6 \%$ ) for a very high switching frequency case as shown in Fig. 6(d). In practice, the hysteresis-band could limit the performance of the S-bridge considerably such that when the selected $\Delta V$ is small, the switching frequency is very high.
4.3 An equivalent buck-boost circuit: proposition 3

The two foregoing propositions have the advantage of lowering oscillations, while being forced to operate in high switching frequencies. In practise, this will highly depend on how fast and how advanced the semiconductor technology is. Also,
capacitor and a DC battery. Figure 7(a) demonstrates this proposal that mimics the oscillations of the DClink using a rectifier. A full-wave diode rectifier supplies a DC voltage $\left(V_{D C}\right)$ containing an average voltage ( $V_{\text {mean }}$ ) plus a dominant 100 Hz oscillation $(\Delta V)$ to a load. A buck-boost circuit is used to compensate these emulated low-frequency oscillations.

Buck and boost operation modes take place when using two switches (one controllable switch and a diode allocated in each branch). Duty ratios of the switches are decided on the basis of pulse width modulation provided by Fig. 7(b), where $V_{d c}$ is the battery voltage. When $V_{D C}$ is dropping, the DC battery injects power to the DC-link (boost-mode); when $V_{D C}$ is increasing, the DC battery absorbs power from the DC-link (buck-mode). This rule is emulated in Fig. 7(b), wherein a 50 kHz ramp is compared with $V_{d c} / V_{\text {mean }}$ for the buck-mode, and 1$V_{d c} / V_{\text {mean }}$ for the boost-mode. These are actually obtained from the well-known theory of DC-DC converters [12]. Simulations are shown in Figs. 7(c)(d) wherein the last picture zooms on a small region of Fig. 7(c). It can be seen that the effective value of uncompensated oscillations efficiency drops down drastically. Practically speaking, the buck-boost compensation method is simple to implement, and that the oscillations can be traced properly. In the mean time, the cost of this design is much less than
the other two suggestions that use the concept of passive LC-filter compensation.
frequency estimation techniques. Further, the source equivalent impedance is needed to be included in the


Figure 8: (a) Proposed buck-boost compensator for suppression of DC ripples, (b) the control diagram that recognizes buck and boost operating modes, (c)-(d) compensated oscillations by applying the buck-boost suggestion simulated by MATLAB


Figure 9: Experimental arrangement for suppression of low-frequency DC-link oscillations using the buck-boost proposition.
4.3.1 Implementation of the buck-boost proposal

The third proposition is implemented as the developed device is shown in Figs. 8(a)-(c). The power circuit along with control design of Fig. 7 is used to generate low-frequency oscillations by a fullbridge diode-rectifier. Supplied DC voltage by this full-wave rectifier basically provides an uneasy situation in which suppression of the produced oscillations need considerable attenuations compared to the DC-link oscillations of cascaded converter. It is noticeable that an exact cascaded converter can also be connected across the grid system, which will need additional control algorithms both for compensation approach and the synchronizing
control algorithm for a reliable response. This would be an extensive practical field, which needs the wellknown FACTS controller techniques for shunt gridconnected devices. Hence, this made us to think about producing oscillations with the same frequency as that of the cascaded converter by establishing the test circuit of a full-bridge rectifier. The rectifier is composed of four 30 A diodes that are connected to a $133 \mu \mathrm{~F}$ capacitor in parallel with an $18 \Omega$ resistor. Two power MOSFETs (P50NE1) are used in the buck-boost circuit, which are driven by the IC driver TLP250.

Considering the compensating circuit in Fig. 7(a), the full-bridge rectifier generates a DC voltage that

(d)
(e)
(f)

Figure 10: (a) Generated 100 Hz oscillations by the full-bridge rectifier, (b) recognition of buck/boost operation modes, (c) the switching patterns generated for both buck and boost modes, (d)-(f) suppression of oscillations using the FD, VC and WD, respectively.
contains significant 100 Hz ripples. The peak of these ripples is imposed by the rectifier such that compensation circuits have to suppress the oscillations with respect to the peak (not the average). Thus, this situation would be rather a difficult task compared to the exact cascaded converter application. The microcontroller is programmed in three controlled-cases for suppression of oscillations; fixed duty-cycle modulation (FD), voltage-controlled modulation (VC) and wider-band boost duty-cycle modulation (WD).

Experimental results are shown in Fig. 9. Figure 9(a) introduces the generated 100 Hz oscillations by the full-bridge rectifier. The DC value of this voltage is 15.00 V , while the RMS value of ripples is 20.90 V. Figure 9 (b) illustrates the recognition of buck and boost operating modes according to the control rule shown in Fig. 7 (zero for the buck mode, and 5 V for the boost mode). The switching pulse train for each of the two operating modes are shown in Fig. 9(c). The upper switching signals relate to the activation of boost converter, and the lower ones to the activation of buck converter.

Considering the FD modulation for the buckboost, Fig. 9(d) demonstrates the resultant compensation of DC oscillations $(\Delta V)$. It can be seen that the buck-boost effectively suppresses the ripples such that the RMS of the oscillations is 4.689 V .

Comparing this RMS value with that of the initial rectifier DC ripples (20.90 V), buck-boost compensator along with the FD modulation reduces the RMS value of the oscillations down by $77.52 \%$. Meanwhile, the DC value of the rectifier output is raised up to 20.89 V . Application of the VC modulation to the buck-boost is recorded in Fig. 9(e) in which the duty ratio is regulated proportionally with respect to the mean value of the DC voltage. The RMS value of the oscillation is lowered down to 4.103 V , leading to the DC voltage rise up to 20.62 V. This shows slightly better performance than that of the FD modulation that reduces the effective value of the initial DC ripples down by $80.37 \%$. Finally, the WD modulation is applied to the buck-boost compensator in which a wider-band is assigned to the boost converter. The RMS value of the oscillations and the DC value are 4.459 V and 21.94 V, respectively. Comparing with other two methods, the WD modulation introduces $78.67 \%$ reduction in the RMS magnitude of the oscillations, presenting the highest DC value.

## 5- Conclusion

Two problems are discussed in this paper in conjunction with cascaded H -bridge converters. The first issue deals with uneven distribution of the applied AC voltage on the H -bridge sub-modules due
to the engaged modulation technique. Second problem is related to a dominant $100 / 120 \mathrm{~Hz}$ oscillation on the DC-links because of active power exchange between AC and DC sides. Oscillations are then modulated by the converter, injecting undesirable uncharacteristic harmonics to the AC system. Furthermore, the DC voltages of the cascaded converters will not oscillate together, and this produces further sub-modules' DC voltage unbalance. To overcome the first problem, a switching pulse transposition procedure is suggested for conventional SPWM along with the optimal PWM modulation techniques. Suggestions are then verified using a practical five-level converter that is implemented by cascading two H-bridge converters, showing a significant improvement in AC voltage distribution. Further, to suppress the DC-link oscillations, three compensating circuits are proposed, which are the independent DC source, the auxiliary S-bridge and the buck-boost converter design. While all suggested circuits effectively reduce the oscillations, the low-cost buck-boost converter is the most inexpensive design. Hence, a buck-boost design is arranged and tested under certain oscillations. Duty ratios of the switches are regulated using three different methods. Experimental results confirm that the effective values of the DC-link oscillations are lowered significantly compared to the uncompensated case.

## References

[1] J. S. Lai, F. Z. Peng "Multilevel Inverters: A survey of topologies, controls, and applications", IEEE Transactions on Industrial Electronics, vol. 49, August 2002, pp. 724-738.
[2] J. Rodriguez, J. S. Lai, F. Z. Peng "Multilevel Converters- A new breed of power converters", IEEE Transactions on Industry Applications, vol. 32, no. 3, May/June 1996, pp. 509-517.
[3] J. Rodriguez, J. S. Lai, F. Z. Peng, "Multilevel Converters- A new breed of power converters", IEEE Transactions on Industry Applications, vol. 32, No. 3, pp. 509-517, May/June 1996.
[4] J. Aziz, Z. Salam, S. I. Safie, "Analytical Approach to Obtain the Harmonics Spectra on a Five Level Cascaded Inverter Subjected to a New Modulation Scheme", IEEE PEDS 2003, Singapore.
[5] S. Ali Khajehoddin, Student Member, IEEE, Alireza Bakhshai, Member, IEEE, and Praveen K. Jain, Fellow, IEEE ," A Simple Voltage Balancing Scheme for m-Level Diode-Clamped Multilevel Converters Based on a Generalized Current Flow Model" IEEE TRANSACTIONS ON POWER ELECTRONICS, VOL. 23, NO. 5, SEPTEMBER 2008.
[6] Dae-Wook Kang, Member, IEEE, Byoung-Kuk Lee, Senior Member, IEEE, Jae-Hyun Jeon, Student Member, IEEE,Tae-Jin Kim, Student Member, IEEE, and Dong-Seok Hyun, Fellow, IEEE," A Symmetric Carrier Technique of CRPWM for Voltage Balance Method of Flying-Capacitor Multilevel Inverter" IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, VOL. 52, NO. 3, JUNE 2005.
[7] N. A. Azli and W. S. Ning, "Application of Fuzzy Logic in an Optimal PWM Based Control Scheme for a Multilevel Inverter", IEEE PEDS'03, November 2003, Singapore.
[8] J. Aziz, Z. Salam, S. I. Safie, "Analytical Approach to Obtain the Harmonics Spectra on a Five Level Cascaded Inverter Subjected to a New Modulation Scheme", IEEE PEDS 2003, Singapore.
[9] Zhong Du, Leon M. Tolbert, John N. Chiasson, "Active Harmonic Elimination for Multilevel Converters", IEEE TRANSACTIONS ON POWER ELECTRONICS, vol. 21, no. 2, March 2006.
[10] Mohamed S.A. Dahidah, Vassilios G. Agelidis, Machavaram V. Rao, "Hybrid genetic algorithm approach for selective harmonic control", Electric Power System Research ELSEVIER, in Press 2007.
[11] Toshihisa shimizu, "Dc Active Filter Concept and Single-phase p-q Theory for Single-phase Power Converters", IEEE PEDS2003, Tutorial A, November 2003, Singapore.
[12] Robert W. Erickson , Dragan Maksimovich "Fundamentals of Power Electronics Second edition" [13] Bai Hua, Zhao Zhengming, Meng Shuo,Liu Jianzheng, Sun Xiaoying, "Comparison of Three PWM Strategies, SPWM,SVPWM \& One-cycle Control", IEEE PEDS 2003 Singapore.
[14] Rajesh Gupta, Arindam Ghoshb, Avinash Joshi, "Control of cascaded transformer multilevel inverter based DSTATCOM", ELSEVIER- Electric Power System Research, October 2006.
[15] Feel-soon Kang, Su Eog Cho, Sung-Jun Park, Cheul-U Kim, Toshifumi Ise, "A new control scheme of a cascaded transformer type multilevel PWM inverter for a residential photovoltaic power conditioning system", ELSEVIER-2004.
[16] ] Wang Yi, Li Heming, Shi Xinchun, Zhu, "Harmonic Analysis and Filter Design for MediumVoltage Multilevel PWM Inverters", IEEE PEDS 2003, Singapore.
[17] D. Soto, T. C. Green, "A Comparison of High Power Converter Topologies for the implementation of FACTS Controllers", IEEE Transactions on Industrial Electronics, vol. 49, No. 5, pp. 1072-1080, October 2002.
[18] A. Lesnicar, and R. Marquardt "An Innovative Modular Multilevel Converter Topology Suitable for a Wide Power Range", ETG-Fachtagung, Bad Nauheim, Germany, 2003.
[19] R. Marquardt and A. Lesnicar "New Concept for High Voltage - Modular Multilevel Converter" IEEE PESC 2004.

